ARM AMBA NIC-301 Specifiche Pagina 18

  • Scaricare
  • Aggiungi ai miei manuali
  • Stampa
  • Pagina
    / 178
  • Indice
  • SEGNALIBRI
  • Valutato. / 5. Basato su recensioni clienti
Vedere la pagina 17
Hardware Description
ARM DDI 0503F Copyright © 2012-2013 ARM. All rights reserved. 2-3
ID062813 Non-Confidential
Clock generators
The daughterboard provides nine on-board OSCCLKS to drive the core and
internal AXI, AXIM, DDR2, SMC, and HDLCD interfaces.
CoreSight software debug (P-JTAG) and trace ports
The Cortex-A15_A7 MPCore test chip CoreSight system supports both the SWD
and P_JTAG protocols.
A 32-bit trace interface is provided through the standard dual 16-bit Matched
Impedance ConnecTOR (MICTOR) connectors.
System interconnect
HDRX header Connects the multiplexed AXI master bus, HSB M, to the
external AXI slave on the other daughterboard in Site 2 of
the V2M-P1 Motherboard Express.
HDRY header Connects the Configuration Bus (CB), the System Bus (SB),
the Static Memory Bus (SMB) and the MultiMedia Bus
(MMB) to the V2M-P1 Motherboard Express.
Note
ARM recommends that you fit the CoreTile Express A15×2 A7×3 daughterboard
on Motherboard Express site 1, and any optional FPGA daughterboard, for
example the V2F_1XV5, on site 2.
See System interconnect signals on page 2-6.
Vedere la pagina 17
1 2 ... 13 14 15 16 17 18 19 20 21 22 23 ... 177 178

Commenti su questo manuale

Nessun commento